mirror of
https://github.com/erik-toth/audio-synth.git
synced 2025-12-06 10:40:02 +00:00
Labor-Aufbau Gesamt
This commit is contained in:
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
@@ -1,174 +1,79 @@
|
||||
TRI-SQR-VCO_OTA_SS
|
||||
*SPICE Netlist generated by Advanced Sim server on 28.11.2025 12:29:53
|
||||
*SPICE Netlist generated by Advanced Sim server on 02.12.2025 15:10:05
|
||||
.options MixedSimGenerated
|
||||
|
||||
*Schematic Netlist:
|
||||
CC NetC_1 0 4.7nF
|
||||
CC NetC_1 VCM 4.7nF
|
||||
CC_an NetC_an_1 NetC_an_2 1nF
|
||||
XIC1A NetIC1_16 NetIC1_15 U_SQR_OTA 0 NetC_1 GND NetC_1 U_TRI ExtraNet_XIC1A_9
|
||||
XIC1A NetIC1_16 NetIC1_15 U_SQR_OTA VCM NetC_1 0 NetC_1 U_TRI ExtraNet_XIC1A_9
|
||||
+ ExtraNet_XIC1A_10 VAP U_SQR_OTA U_TRI U_SQR_OTA NetIC1_2 NetIC1_1 LM13700-DUAL
|
||||
XIC1B NetIC1_16 NetIC1_15 U_SQR_OTA 0 NetC_1 GND NetC_1 U_TRI ExtraNet_XIC1B_9
|
||||
XIC1B NetIC1_16 NetIC1_15 U_SQR_OTA VCM NetC_1 0 NetC_1 U_TRI ExtraNet_XIC1B_9
|
||||
+ ExtraNet_XIC1B_10 VAP U_SQR_OTA U_TRI U_SQR_OTA NetIC1_2 NetIC1_1 LM13700-DUAL
|
||||
XIC1C NetIC1_16 NetIC1_15 U_SQR_OTA 0 NetC_1 GND NetC_1 U_TRI ExtraNet_XIC1C_9
|
||||
XIC1C NetIC1_16 NetIC1_15 U_SQR_OTA VCM NetC_1 0 NetC_1 U_TRI ExtraNet_XIC1C_9
|
||||
+ ExtraNet_XIC1C_10 VAP U_SQR_OTA U_TRI U_SQR_OTA NetIC1_2 NetIC1_1 LM13700-DUAL
|
||||
XIC1E NetIC1_16 NetIC1_15 U_SQR_OTA 0 NetC_1 GND NetC_1 U_TRI ExtraNet_XIC1E_9
|
||||
XIC1E NetIC1_16 NetIC1_15 U_SQR_OTA VCM NetC_1 0 NetC_1 U_TRI ExtraNet_XIC1E_9
|
||||
+ ExtraNet_XIC1E_10 VAP U_SQR_OTA U_TRI U_SQR_OTA NetIC1_2 NetIC1_1 LM13700-DUAL
|
||||
XIC2A U_SQR_OTA U_SQR VAP GND U_SQR TL074
|
||||
XIC2B 0 NetC_an_1 VAP GND NetIC2_7 TL074
|
||||
XIC2C 0 NetIC2_9 VAP GND U_C TL074
|
||||
XIC2D NetIC2_12 NetIC2_13 VAP GND U_SAW TL074
|
||||
XIC3A 0 NetIC3_2 VAP GND U_in TL074
|
||||
XIC3B U_SAW NetIC3_6 VAP GND NetIC3_7 TL074
|
||||
XICSA R.VMID NetICS_2 VAP GND NetICS_2 LF411
|
||||
XICSB R.VMID NetICS_2 VAP GND NetICS_2 LF411
|
||||
RR2 GND U_TRI 22k
|
||||
XIC2A U_SQR_OTA U_SQR VAP 0 U_SQR TL074
|
||||
XIC2B VCM NetC_an_1 VAP 0 NetIC2_7 TL074
|
||||
XIC2C NetIC2_10 NetIC2_9 VAP 0 U_CV TL074
|
||||
XIC2D NetIC2_12 NetIC2_13 VAP 0 U_SAW TL074
|
||||
XIC3A VCM NetIC3_2 VAP 0 U_in TL074
|
||||
XIC3B U_SAW NetIC3_6 VAP 0 NetIC3_7 TL074
|
||||
XIC3C VCM NetIC3_9 VAP 0 U_C TL074
|
||||
XICSA R.VMID NetICS_2 VAP 0 NetICS_2 LF411
|
||||
XICSB R.VMID NetICS_2 VAP 0 NetICS_2 LF411
|
||||
RR2 0 U_TRI 22k
|
||||
RR3 VAP NetIC1_1 15k
|
||||
RR4a NetIC3_2 U_TRI 100k
|
||||
RR4b U_in NetIC3_2 50k
|
||||
RR_A 0 U_SQR_OTA 3.63k
|
||||
RR_CV NetR_CV_1 NetIC2_9 59.941k
|
||||
RR_A VCM U_SQR_OTA 3.63k
|
||||
RR_CV U_CV NetIC3_9 55k
|
||||
RR_E NetC_an_2 NetR_E_2 10k
|
||||
RR_lambda_T NetIC2_9 U_C 1.1k
|
||||
RR_offset_1 NetR_CV_1 GND 10k
|
||||
RR_offset_2 VAP NetR_CV_1 10k
|
||||
RR_PWM_a GND NetIC3_6 15k
|
||||
RR_lambda_T NetIC3_9 U_C 1k
|
||||
RR_off_a VCM NetIC2_10 1k
|
||||
RR_off_b NetIC2_9 U_CV 1k
|
||||
RR_off_c 0 NetIC2_9 1k
|
||||
RR_off_d NetR_off_d_1 NetIC2_10 1k
|
||||
RR_PWM_a 0 NetIC3_6 15k
|
||||
RR_PWM_b NetIC3_6 VAP 10k
|
||||
RR_PWM_c U_PWM NetIC3_7 1k
|
||||
RR_PWM_d 0 U_PWM 2k
|
||||
RR_ref NetC_an_1 GND 524.8k
|
||||
RR_PWM_d VCM U_PWM 2k
|
||||
RR_ref NetC_an_1 0 524.8k
|
||||
RR_S1 R.VMID VAP 220k
|
||||
RR_S2 GND R.VMID 220k
|
||||
RR_S2 0 R.VMID 220k
|
||||
RR_SAW_a NetIC2_13 U_in 10k
|
||||
RR_SAW_b NetIC2_12 U_in 10k
|
||||
RR_SAW_c U_SAW NetIC2_13 10k
|
||||
RR_SAW_e U_SQR fet_gate 33k
|
||||
RR_SAW_f GND fet_gate 100k
|
||||
RRoff NetIC3_2 GND 250k
|
||||
QT1 NetC_an_1 0 NetC_an_2 2N2907
|
||||
RR_SAW_f 0 fet_gate 100k
|
||||
RRoff NetIC3_2 0 250k
|
||||
QT1 NetC_an_1 VCM NetC_an_2 2N2907
|
||||
QT2 NetT2_3 U_C NetC_an_2 2N2907
|
||||
JT_SAW 0 fet_gate NetIC2_12 BF256B
|
||||
JT_SAW VCM fet_gate NetIC2_12 BF256B
|
||||
VU_mess NetT2_3 NetIC1_16 0
|
||||
VU_MESSITOGND NetICS_2 0 0
|
||||
VU_MESSITOGND NetICS_2 VCM 0
|
||||
VU_messref NetR_E_2 NetIC2_7 0
|
||||
VU_single VAP GND +10V
|
||||
VU_var NetR_CV_1 0 1
|
||||
VU_single VAP 0 +10V
|
||||
VU_var NetR_off_d_1 0 1
|
||||
|
||||
.PLOT TRAN {v(U_SQR)} =PLOT(1) =AXIS(1) =NAME(U_SQR) =UNITS(V)
|
||||
.PLOT TRAN {v(U_TRI)} =PLOT(2) =AXIS(1) =NAME(U_TRI) =UNITS(V)
|
||||
.PLOT TRAN {v(U_SAW)} =PLOT(3) =AXIS(1) =NAME(U_SAW) =UNITS(V)
|
||||
.PLOT TRAN {v(U_PWM)} =PLOT(4) =AXIS(1) =NAME(U_PWM) =UNITS(V)
|
||||
.PLOT TRAN {v(U_C)} =PLOT(5) =AXIS(1) =NAME(U_C) =UNITS(V)
|
||||
.PLOT TRAN {v(U_C)} =PLOT(5) =AXIS(1) =NAME(Uc) =UNITS(V)
|
||||
.PLOT TRAN {i(U_mess)} =PLOT(6) =AXIS(1) =NAME(i_abc) =UNITS(A)
|
||||
|
||||
.OPTIONS ABSTOL=1e-10 RELTOL=1e-2 VNTOL=1e-4 METHOD=GEAR MAXORD=2
|
||||
*Selected Circuit Analyses:
|
||||
.TRAN 25u 20m 5m 25u UIC
|
||||
.TRAN 10u 20m 5m 10u
|
||||
.CONTROL
|
||||
SWEEP R_offset_2 LIST 10k 20k 30k
|
||||
SWEEP U_var LIST 1
|
||||
.ENDC
|
||||
|
||||
*Global Parameters:
|
||||
.PARAM POS={0}
|
||||
.PARAM POS=0
|
||||
|
||||
*Models and Subcircuits:
|
||||
* A dual opamp ngspice model
|
||||
* file name: LM13700-DUAL.ckt
|
||||
.subckt LM13700-DUAL 1ABin 1DBias 1in+ 1in- 1out vcc- 1Bin 1Bout 2Bout 2Bin vcc+
|
||||
+ 2out 2in- 2in+ 2Dbias 2ABin
|
||||
*//////////////////////////////////////////////////////////////////////
|
||||
* (C) National Semiconductor, Inc.
|
||||
* Models developed and under copyright by:
|
||||
* National Semiconductor, Inc.
|
||||
*/////////////////////////////////////////////////////////////////////
|
||||
* Legal Notice: This material is intended for free software support.
|
||||
* The file may be copied, and distributed; however, reselling the
|
||||
* material is illegal
|
||||
|
||||
*////////////////////////////////////////////////////////////////////
|
||||
* For ordering or technical information on these models, contact:
|
||||
* National Semiconductor's Customer Response Center
|
||||
* 7:00 A.M.--7:00 P.M. U.S. Central Time
|
||||
* (800) 272-9959
|
||||
* For Applications support, contact the Internet address:
|
||||
* amps-apps@galaxy.nsc.com
|
||||
|
||||
* \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\
|
||||
* LM13700 Dual Operational Transconductance Amplifier
|
||||
* \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\
|
||||
*
|
||||
* Amplifier Bias Input
|
||||
* | Diode Bias
|
||||
* | | Positive Input
|
||||
* | | | Negative Input
|
||||
* | | | | Output
|
||||
* | | | | | Negative power supply
|
||||
* | | | | | | Buffer Input
|
||||
* | | | | | | | Buffer Output
|
||||
* | | | | | | | | Positive power supply
|
||||
* | | | | | | | | |
|
||||
.SUBCKT LM13700/NS 1 2 3 4 5 6 7 8 11
|
||||
*
|
||||
* Features:
|
||||
* gm adjustable over 6 decades.
|
||||
* Excellent gm linearity.
|
||||
* Linearizing diodes.
|
||||
* Wide supply range of +/-2V to +/-22V.
|
||||
*
|
||||
* Note: This model is single-pole in nature and over-estimates
|
||||
* AC bandwidth and phase margin (stability) by over 2X.
|
||||
* Although refinement may be possible in the future, please
|
||||
* use benchtesting to finalize AC circuit design.
|
||||
*
|
||||
* Note: Model is for single device only and simulated
|
||||
* supply current is 1/2 of total device current.
|
||||
*
|
||||
******************************************************
|
||||
*
|
||||
C1 6 4 4.8P
|
||||
C2 3 6 4.8P
|
||||
* Output capacitor
|
||||
C3 5 6 6.26P
|
||||
D1 2 4 DX
|
||||
D2 2 3 DX
|
||||
D3 11 21 DX
|
||||
D4 21 22 DX
|
||||
D5 1 26 DX
|
||||
D6 26 27 DX
|
||||
D7 5 29 DX
|
||||
D8 28 5 DX
|
||||
D10 31 25 DX
|
||||
* Clamp for -CMR
|
||||
D11 28 25 DX
|
||||
* Ios source
|
||||
F1 4 3 POLY(1) V6 1E-10 5.129E-2 -1.189E4 1.123E9
|
||||
F2 11 5 V2 1.022
|
||||
F3 25 6 V3 1.0
|
||||
F4 5 6 V1 1.022
|
||||
* Output impedance
|
||||
F5 5 0 POLY(2) V3 V7 0 0 0 0 1
|
||||
G1 0 33 5 0 .55E-3
|
||||
I1 11 6 300U
|
||||
Q1 24 32 31 QX1
|
||||
Q2 23 3 31 QX2
|
||||
Q3 11 7 30 QZ
|
||||
Q4 11 30 8 QY
|
||||
V1 22 24 0V
|
||||
V2 22 23 0V
|
||||
V3 27 6 0V
|
||||
V4 11 29 1.4
|
||||
V5 28 6 1.2
|
||||
V6 4 32 0V
|
||||
V7 33 0 0V
|
||||
.MODEL QX1 NPN (IS=5E-16 BF=200 NE=1.15 ISE=.63E-16 IKF=1E-2)
|
||||
.MODEL QX2 NPN (IS=5.125E-16 BF=200 NE=1.15 ISE=.63E-16 IKF=1E-2)
|
||||
.MODEL QY NPN (IS=6E-15 BF=50)
|
||||
.MODEL QZ NPN (IS=5E-16 BF=266)
|
||||
.MODEL DX D (IS=5E-16)
|
||||
.ENDS
|
||||
*$
|
||||
XU1C 1ABin 1DBias 1in+ 1in- 1out vcc- 1Bin 1Bout vcc+ LM13700/NS
|
||||
XU1A 2ABin 2DBias 2in+ 2in- 2out vcc- 2Bin 2Bout vcc+ LM13700/NS
|
||||
.ends
|
||||
|
||||
*TL074
|
||||
*Quad LoNoise JFETInput OpAmp pkg:DIP14
|
||||
*+ (A:3,2,4,11,1)(B:5,6,4,11,7)(C:10,9,4,11,8)(D:12,13,4,11,14)
|
||||
@@ -336,4 +241,104 @@ D3 15 24 DX
|
||||
+ FC = 5.00000E-001
|
||||
+)
|
||||
|
||||
*Cached Models and Subcircuits:
|
||||
* A dual opamp ngspice model
|
||||
* file name: LM13700-DUAL.ckt
|
||||
.subckt LM13700-DUAL 1ABin 1DBias 1in+ 1in- 1out vcc- 1Bin 1Bout 2Bout 2Bin vcc+
|
||||
+ 2out 2in- 2in+ 2Dbias 2ABin
|
||||
*//////////////////////////////////////////////////////////////////////
|
||||
* (C) National Semiconductor, Inc.
|
||||
* Models developed and under copyright by:
|
||||
* National Semiconductor, Inc.
|
||||
*/////////////////////////////////////////////////////////////////////
|
||||
* Legal Notice: This material is intended for free software support.
|
||||
* The file may be copied, and distributed; however, reselling the
|
||||
* material is illegal
|
||||
|
||||
*////////////////////////////////////////////////////////////////////
|
||||
* For ordering or technical information on these models, contact:
|
||||
* National Semiconductor's Customer Response Center
|
||||
* 7:00 A.M.--7:00 P.M. U.S. Central Time
|
||||
* (800) 272-9959
|
||||
* For Applications support, contact the Internet address:
|
||||
* amps-apps@galaxy.nsc.com
|
||||
|
||||
* \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\
|
||||
* LM13700 Dual Operational Transconductance Amplifier
|
||||
* \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\
|
||||
*
|
||||
* Amplifier Bias Input
|
||||
* | Diode Bias
|
||||
* | | Positive Input
|
||||
* | | | Negative Input
|
||||
* | | | | Output
|
||||
* | | | | | Negative power supply
|
||||
* | | | | | | Buffer Input
|
||||
* | | | | | | | Buffer Output
|
||||
* | | | | | | | | Positive power supply
|
||||
* | | | | | | | | |
|
||||
.SUBCKT LM13700/NS 1 2 3 4 5 6 7 8 11
|
||||
*
|
||||
* Features:
|
||||
* gm adjustable over 6 decades.
|
||||
* Excellent gm linearity.
|
||||
* Linearizing diodes.
|
||||
* Wide supply range of +/-2V to +/-22V.
|
||||
*
|
||||
* Note: This model is single-pole in nature and over-estimates
|
||||
* AC bandwidth and phase margin (stability) by over 2X.
|
||||
* Although refinement may be possible in the future, please
|
||||
* use benchtesting to finalize AC circuit design.
|
||||
*
|
||||
* Note: Model is for single device only and simulated
|
||||
* supply current is 1/2 of total device current.
|
||||
*
|
||||
******************************************************
|
||||
*
|
||||
C1 6 4 4.8P
|
||||
C2 3 6 4.8P
|
||||
* Output capacitor
|
||||
C3 5 6 6.26P
|
||||
D1 2 4 DX
|
||||
D2 2 3 DX
|
||||
D3 11 21 DX
|
||||
D4 21 22 DX
|
||||
D5 1 26 DX
|
||||
D6 26 27 DX
|
||||
D7 5 29 DX
|
||||
D8 28 5 DX
|
||||
D10 31 25 DX
|
||||
* Clamp for -CMR
|
||||
D11 28 25 DX
|
||||
* Ios source
|
||||
F1 4 3 POLY(1) V6 1E-10 5.129E-2 -1.189E4 1.123E9
|
||||
F2 11 5 V2 1.022
|
||||
F3 25 6 V3 1.0
|
||||
F4 5 6 V1 1.022
|
||||
* Output impedance
|
||||
F5 5 0 POLY(2) V3 V7 0 0 0 0 1
|
||||
G1 0 33 5 0 .55E-3
|
||||
I1 11 6 300U
|
||||
Q1 24 32 31 QX1
|
||||
Q2 23 3 31 QX2
|
||||
Q3 11 7 30 QZ
|
||||
Q4 11 30 8 QY
|
||||
V1 22 24 0V
|
||||
V2 22 23 0V
|
||||
V3 27 6 0V
|
||||
V4 11 29 1.4
|
||||
V5 28 6 1.2
|
||||
V6 4 32 0V
|
||||
V7 33 0 0V
|
||||
.MODEL QX1 NPN (IS=5E-16 BF=200 NE=1.15 ISE=.63E-16 IKF=1E-2)
|
||||
.MODEL QX2 NPN (IS=5.125E-16 BF=200 NE=1.15 ISE=.63E-16 IKF=1E-2)
|
||||
.MODEL QY NPN (IS=6E-15 BF=50)
|
||||
.MODEL QZ NPN (IS=5E-16 BF=266)
|
||||
.MODEL DX D (IS=5E-16)
|
||||
.ENDS
|
||||
*$
|
||||
XU1C 1ABin 1DBias 1in+ 1in- 1out vcc- 1Bin 1Bout vcc+ LM13700/NS
|
||||
XU1A 2ABin 2DBias 2in+ 2in- 2out vcc- 2Bin 2Bout vcc+ LM13700/NS
|
||||
.ends
|
||||
|
||||
.END
|
||||
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
Binary file not shown.
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
Reference in New Issue
Block a user